- Three Differential Transceivers in One Package
- Signaling Rates† Up to 30 Mbps
- Low Power and High Speed
- Designed for TIA/EIA-485, TIA/EIA-422, ISO 8482, and ANSI X3.277 (HVD SCSI Fast-20) Applications
- Common-Mode Bus Voltage Range
   7 V to 12 V
- ESD Protection on Bus Terminals Exceeds 12 kV
- Driver Output Current up to ±60 mA
- Thermal Shutdown Protection
- Driver Positive and Negative Current Limiting
- Power-Up, Power-Down Glitch-Free Operation
- Pin-Compatible With the SN75ALS170
- Available in Shrink Small-Outline Package

## description

The SN65LBC170 and SN75LBC170 are monolithic integrated circuits designed for bidirectional data communication on multipoint bus-transmission lines. Potential applications include serial or parallel data transmission, cabled peripheral buses with twin axial, ribbon, or twisted-pair cabling. These devices are suitable for FAST-20 SCSI and can transmit or receive data pulses as short as 25 ns, with skew less than 3 ns.

These devices combine three 3-state differential line drivers and three differential input line receivers, all of which operate from a single 5-V power supply.

The driver differential outputs and the receiver differential inputs are connected internally to form three differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus whenever the driver is disabled or  $V_{CC} = 0$ . These ports feature a wide common-mode voltage range making the device suitable for party-line applications over long cable runs.

SN65LBC170DB (marked as BL170) SN75LBC170DB (marked as BL170) (TOP VIEW)



SN65LBC170DW (marked as 65LBC170) SN75LBC170DW (marked as 75LBC170)

#### (TOP VIEW)



NC - No internal connection

## logic diagram





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

†The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second).



## description (continued)

The driver's active-high enable and the receiver's active-low enable are tied together internally and provide a direction input for each driver/receiver pair.

The SN75LBC170 is characterized for operation over the temperature range of 0°C to 70°C. The SN65LBC170 is characterized for operation over the temperature range of -40°C to 85°C.

#### **AVAILABLE OPTIONS**†

|               | PACKAGE                                        |                                         |
|---------------|------------------------------------------------|-----------------------------------------|
| TA            | PLASTIC SHRINK SMALL-OUTLINE<br>(JEDEC MO-150) | PLASTIC SMALL-OUTLINE<br>(JEDEC MS-013) |
| 0°C to 70°C   | SN75LBC170DB                                   | SN75LBC170DW                            |
| -40°C to 85°C | SN65LBC170DB                                   | SN65LBC170DW                            |

TAdd R suffix for taped and reel

#### **Function Tables**

| INPUT | ENABLE | ENABLE OUTPUT |   |  |  |  |
|-------|--------|---------------|---|--|--|--|
| D     | DIR    | Α             | В |  |  |  |
| Н     | Н      | Н             | L |  |  |  |
| L     | Н      | L             | Н |  |  |  |
| OPEN  | Н      | L             | Н |  |  |  |
| Х     | L      | Z             | Z |  |  |  |
| X     | OPEN   | Ιx            | Х |  |  |  |

**EACH DRIVER** 

| DIFFERENTIAL INPUT<br>(VA-VB)                    | ENABLE<br>DIR | OUTPUT<br>D |
|--------------------------------------------------|---------------|-------------|
| $V_{ID} \ge 0.2 V$                               | L             | Н           |
| $-0.2 \text{ V} < \text{V}_{1D} < 0.2 \text{ V}$ | L             | ?           |
| $V_{ID} \le -0.2 V$                              | L             | L           |
| X                                                | Н             | Z           |
| OPEN                                             | L             | н           |

**EACH RECEIVER** 

H = high level, L = low level, X = irrelevant, Z = high impedance (off), ? = indeterminate

# equivalent input and output schematic diagrams





<sup>†</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

# absolute maximum ratings<sup>†</sup> over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)                                                     |
|--------------------------------------------------------------------------------------------------|
| Voltage range at any bus I/O terminal (steady state)10 V to 15 V                                 |
| Voltage input range, A and B, (transient pulse through 100 $\Omega$ , see Figure 12)30 V to 30 V |
| Voltage range at any D or DIR terminal                                                           |
| Receiver output current, IO ±10 mA                                                               |
| Electrostatic discharge: Human body model (A, B, GND) (see Note 2)                               |
| All pins 5 kV                                                                                    |
| Charged-device model (all pins) (see Note 3)                                                     |
| Continuous total power dissipation                                                               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

- 2. Tested in accordance with JEDEC Standard 22, Test Method A114-A.
- 3. Tested in accordance with JEDEC Standard 22, Test Method C101.

#### POWER DISSIPATION RATING TABLE

| PACKAGE | $T_{\mbox{\scriptsize A}} \leq 25^{\circ}\mbox{\scriptsize C} \\ \mbox{\scriptsize POWER RATING} \\$ | DERATING FACTOR <sup>‡</sup> ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|---------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------|---------------------------------------|--|
| DB      | 995 mW                                                                                               | 8.0 mW/°C                                                | 635 mW                                | 515 mW                                |  |
| DW      | 1480 mW                                                                                              | 11.8 mW/°C                                               | 950 mW                                | 770 mW                                |  |

<sup>&</sup>lt;sup>‡</sup>This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

## recommended operating conditions

|                                                |                     | MIN  | NOM | MAX  | UNIT |  |
|------------------------------------------------|---------------------|------|-----|------|------|--|
| Supply voltage, V <sub>CC</sub>                |                     | 4.75 | 5   | 5.25 | V    |  |
| Voltage at any bus I/O terminal                | А, В                | -7   |     | 12   | V    |  |
| High-level input voltage, VIH                  | D. DID              | 2    |     | VCC  |      |  |
| Low-level input voltage, V <sub>IL</sub>       | D, DIR              | 0    |     | 0.8  | V    |  |
| Differential input voltage, V <sub>ID</sub>    | A with respect to B | -12  |     | 12   | V    |  |
| Outract                                        | Driver              | -60  |     | 60   | ^    |  |
| Output current                                 | Receiver            | -8   |     | 8    | mA   |  |
| Or and in the contract of T                    | SN75LBC170          | 0    |     | 70   | 20   |  |
| Operating free-air temperature, T <sub>A</sub> | SN65LBC170          | -40  |     | 85   | °C   |  |

#### **DRIVER SECTION**

## electrical characteristics over recommended operating conditions

|                         | PARAMETER                                                    |                | TEST CO                                | ONDITIONS                             | MIN  | TYP <sup>†</sup> | MAX | UNIT |
|-------------------------|--------------------------------------------------------------|----------------|----------------------------------------|---------------------------------------|------|------------------|-----|------|
| VIK                     | Input clamp voltage                                          | D and DIR      | I <sub>I</sub> = 18 mA                 |                                       | -1.5 | -0.7             |     | V    |
| Vo                      | Open-circuit output voltage (sin                             | ngle-ended)    | A or B, No load                        |                                       | 0    |                  | VCC | V    |
|                         | Q. 1                                                         |                | No load                                |                                       | 3.8  | 4.3              | VCC |      |
| Vod(ss)                 | Steady-state differential output magnitude‡                  | voltage        | $R_L = 54 \Omega$ ,                    | See Figure 1                          | 1    | 1.6              | 2.4 | V    |
|                         | magnitude                                                    |                | With common-mode                       | loading, See Figure 2                 | 1    | 1.6              | 2.4 |      |
| $\Delta V_{	extsf{OD}}$ | Change in differential output vomagnitude,   VOD(H)   -  VOD |                |                                        |                                       | -0.2 |                  | 0.2 | V    |
| V <sub>OC(SS)</sub>     | Steady-state common-mode                                     | output voltage | $R_L = 54 \Omega$ ,<br>$C_L = 50 pF$   | See Figure 1                          | 2    | 2.4              | 2.8 |      |
| ΔV <sub>OC</sub> (SS)   | Change in steady-state common voltage (VOC(H) - VOC(L))      | ОС = 30 рі     |                                        | -0.2                                  |      | 0.2              | V   |      |
| lį                      | Input current                                                |                | D, DIR                                 |                                       | -100 |                  | 100 | μΑ   |
| lo                      | Output current with power off                                |                | $V_{CC} = 0 V$                         | $V_0 = -7 \text{ V to } 12 \text{ V}$ | -700 |                  | 900 | μΑ   |
| los                     | Short-circuit output current                                 |                | $V_0 = -7 \text{ V to } 12 \text{ V},$ | See Figure 7                          | -250 |                  | 250 | mA   |
| Icc                     | Supply current (driver enable                                | d)             | D at 0 V or V <sub>CC</sub> ,          | DIR at V <sub>CC</sub> , No load      |      | 14               | 20  | mA   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

## switching characteristics over recommended operating conditions

|                    | PARAMETER                                          | TEST CONDITIONS                                  | MIN | TYP | MAX | UNIT |
|--------------------|----------------------------------------------------|--------------------------------------------------|-----|-----|-----|------|
| <sup>t</sup> PLH   | Differential output propagation delay, low-to high |                                                  | 4   | 8.5 | 12  |      |
| <sup>t</sup> PHL   | Differential output propagation delay, high-to-low |                                                  | 4   | 8.5 | 11  |      |
| t <sub>r</sub>     | Differential output rise time                      | 7                                                | 3   | 7.5 | 11  |      |
| tf                 | Differential output fall time                      | $R_L = 54 \Omega$ , $C_L = 50 pF$ , See Figure 3 | 3   | 7.5 | 11  | ns   |
| tsk(p)             | Pulse skew   (tpLH – tpHL)                         | 7                                                |     |     | 2   |      |
| tsk(o)             | Output skew§                                       | 7                                                |     |     | 1.5 |      |
| tsk(pp)            | Part-to-part skew¶                                 | 7                                                |     |     | 2   |      |
| <sup>t</sup> PLH   | Differential output propagation delay, low-to high |                                                  | 3   | 7   | 10  |      |
| <sup>t</sup> PHL   | Differential output propagation delay, high-to-low | 7                                                | 3   | 7.5 | 10  |      |
| t <sub>r</sub>     | Differential output rise time                      | ]                                                | 3   | 7.5 | 12  |      |
| tf                 | Differential output fall time                      | See Figure 4, (HVD SCSI double-terminated load)  | 3   | 7.5 | 12  | ns   |
| t <sub>sk(p)</sub> | Pulse skew   (tpLH – tpHL)                         | (TVD 3031 double-terminated load)                |     |     | 3   |      |
| t <sub>sk(o)</sub> | Output skew§                                       | 7                                                |     |     | 1.5 |      |
| tsk(pp)            | Part-to-part skew¶                                 | 7                                                |     |     | 2.5 |      |
| <sup>t</sup> PZH   | Output enable time to high level                   | Con Figure 5                                     |     | 15  | 25  |      |
| <sup>t</sup> PHZ   | Output disable time from high level                | See Figure 5                                     |     | 18  | 25  | ns   |
| <sup>t</sup> PZL   | Output enable time to low level                    |                                                  |     | 10  | 25  |      |
| <sup>t</sup> PLZ   | Output disable time from low level                 | See Figure 6                                     |     | 17  | 25  | ns   |

<sup>§</sup> Output skew (t<sub>Sk(0)</sub>) is the magnitude of the time delay difference between the outputs of a single device with all of the inputs connected together. Part-to-part skew (t<sub>sk(pp)</sub>) is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same input signals, the same supply voltages, at the same temperature, and have identical packages and test circuits.



<sup>‡</sup> The minimum VOD may not fully comply with TIA/EIA-485-A at operating temperatures below 0°C. System designers should take the possibly lower output signal into account in determining the maximum signal-transmission distance.

### **RECEIVER SECTION**

# electrical characteristics over recommended operating conditions

|                                                   | PARAMETER                                                                  | TEST CO                         | NDITIONS                                                         | MIN  | TYP† | MAX | UNIT |
|---------------------------------------------------|----------------------------------------------------------------------------|---------------------------------|------------------------------------------------------------------|------|------|-----|------|
| V <sub>IT+</sub>                                  | Positive-going differential input voltage threshold                        |                                 |                                                                  |      |      | 0.2 | .,   |
| V <sub>IT</sub> -                                 | Negative-going differential input voltage threshold                        | See Figure 8                    |                                                                  | -0.2 |      |     | V    |
| V <sub>hys</sub>                                  | V <sub>hys</sub> Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                 |                                                                  |      | 40   |     | mV   |
| Vон                                               | High-level output voltage                                                  | $V_{ID}$ = 200 mV, $I_{OH}$ = - | $V_{ID}$ = 200 mV, $I_{OH}$ = -8 mA, See Figure 8                |      | 4.7  | VCC | ٧    |
| VOL                                               | Low-level output voltage                                                   | $V_{ID} = -200$ mV, $I_{OL} =$  | V <sub>ID</sub> = -200 mV, I <sub>OL</sub> = -8 mA, See Figure 8 |      | 0.2  | 0.4 | V    |
|                                                   | Line input compat                                                          | Oth an import ON                | V <sub>I</sub> = 12 V                                            |      |      | 0.9 | A    |
| l'I                                               | Line input current                                                         | Other input = 0 V               | V <sub>I</sub> = −7 V                                            | -0.7 |      |     | mA   |
| R <sub>I</sub>                                    | Input resistance                                                           | A, B                            |                                                                  | 12   |      | ·   | kΩ   |
| I <sub>CC</sub> Supply current (receiver enabled) |                                                                            | A, B, D, and DIR open           |                                                                  |      |      | 16  | mA   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

# switching characteristics over recommended operating conditions

|                  | PARAMETER                                        | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------------------------|-----------------|-----|-----|-----|------|
| <sup>t</sup> PLH | Propagation delay time, low-to-high level output |                 | 7   |     | 16  | ns   |
| <sup>t</sup> PHL | Propagation delay time, high-to-low level output | 05              | 7   |     | 16  | ns   |
| t <sub>r</sub>   | Receiver output rise time                        | See Figure 9    |     | 1.3 | 3   | ns   |
| t <sub>f</sub>   | Receiver output fall time                        | <b>¬</b>        |     | 1.3 | 3   | ns   |
| <sup>t</sup> PZH | Receiver output enable time to high level        | O               |     | 26  | 40  |      |
| <sup>t</sup> PHZ | Receiver output disable time from high level     | See Figure 10   |     |     | 40  | ns   |
| tPZL             | Receiver output enable time to low level         | O               |     | 29  | 40  |      |
| tPLZ             | Receiver output enable time to high level        | See Figure 11   |     |     | 40  | ns   |
| tsk(p)           | Pulse skew (  tpLH - tpHL  )                     |                 |     |     | 2   | ns   |
| tsk(o)           | Output skew <sup>‡</sup>                         |                 |     |     | 1.5 | ns   |
| tsk(pp)          | Part-to-part skew§                               |                 |     |     | 3   | ns   |

<sup>&</sup>lt;sup>‡</sup> Output skew (t<sub>sk(o)</sub>) is the magnitude of the time delay difference between the outputs of a single device with all of the inputs connected together. § Part-to-part skew (t<sub>sk(pp)</sub>) is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same input signals, the same supply voltages, at the same temperature, and have identical packages and test circuits.



† Includes probe and jig capacitance

Figure 1. Driver Test Circuit, V<sub>OD</sub> and V<sub>OC</sub> Without Common-Mode Loading



Figure 2. Driver Test Circuit, V<sub>OD</sub> With Common-Mode Loading



Figure 3. Driver Switching Test Circuit and Waveforms, 485-Loading



- † PRR = 1 MHz, 50% Duty Cycle,  $t_{\rm f}$  < 6 ns,  $t_{\rm f}$  < 6 ns,  $Z_{\rm O}$  = 50  $\Omega$
- ‡ Includes probe and jig capacitance

Figure 4. Driver Switching Test Circuit and Waveforms, HVD SCSI-Loading (double terminated)



- † 3 V if testing A output, 0 V if testing B output
- $\ddagger$  PRR = 1 MHz, 50% Duty Cycle,  $t_r$  < 6 ns,  $t_f$  < 6 ns,  $Z_O$  = 50  $\Omega$
- § Includes probe and jig capacitance

Figure 5. Driver Enable/Disable Test, High Output



- † 0 V if testing A output, 3 V if testing B output
- $\ddagger$  PRR = 1 MHz, 50% Duty Cycle,  $t_{f}$  < 6 ns,  $t_{f}$  < 6 ns,  $Z_{O}$  = 50  $\Omega$
- § Includes probe and jig capacitance

Figure 6. Driver Enable/Disable Test, Low Output







Figure 7. Driver Short-Circuit Test

Figure 8. Receiver DC Parameters









Figure 9. Receiver Switching Test Circuit and Waveforms







Figure 10. Receiver Enable/Disable Test, High Output





- † PRR = 1 MHz, 50% Duty Cycle,  $t_{\rm f}$  < 6 ns,  $t_{\rm f}$  < 6 ns,  $Z_{\rm O}$  = 50  $\Omega$
- ‡ Includes probe and jig capacitance

Figure 11. Receiver Enable/Disable Test, Low Output



Figure 12. Test Circuit and Waveform, Transient Over Voltage Test





**DRIVER PROPAGATION DELAY** FREE-AIR TEMPERATURE 12 11







Figure 19. Circuit Diagram for Signaling Characteristics



Figure 20. Signal Waveforms at 30 Mbps



Figure 21. Eye Patterns, Pseudorandom Data at 30 Mbps



Figure 22. Signal Waveforms at 50 Mbps



Figure 23. Eye Patterns, Pseudorandom Data at 50 Mbps





14-Sep-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | _    |                            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN65LBC170DB     | ACTIVE | SSOP         | DB                 | 16   | 80   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | BL170          | Samples |
| SN65LBC170DW     | ACTIVE | SOIC         | DW                 | 20   | 25   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | 65LBC170       | Samples |
| SN75LBC170DB     | ACTIVE | SSOP         | DB                 | 16   | 80   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LB170          | Samples |
| SN75LBC170DBR    | ACTIVE | SSOP         | DB                 | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LB170          | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

14-Sep-2018

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 15-Sep-2018

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75LBC170DBR | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |

www.ti.com 15-Sep-2018



#### \*All dimensions are nominal

| Device        | Device Package Type |    | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|---------------------|----|------|------|-------------|------------|-------------|--|
| SN75LBC170DBR | SSOP                | DB | 16   | 2000 | 367.0       | 367.0      | 38.0        |  |

# DB (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE

### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150



SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated